Papers
Topics
Authors
Recent
Gemini 2.5 Flash
Gemini 2.5 Flash
80 tokens/sec
GPT-4o
59 tokens/sec
Gemini 2.5 Pro Pro
43 tokens/sec
o3 Pro
7 tokens/sec
GPT-4.1 Pro
50 tokens/sec
DeepSeek R1 via Azure Pro
28 tokens/sec
2000 character limit reached

RISC-V processor enhanced with a dynamic micro-decoder unit (2406.14999v1)

Published 21 Jun 2024 in cs.AR

Abstract: For years, the open-source RISC-V instruction set has been driving innovation in processor design, spanning from high-end cores to low-cost or low-power cores. After a decade of evolution, RISC architectures are now as mature as the CISC architectures popularized by industry giant Intel. Security and energy efficiency are now joining execution speed among the design constraints. In this article, we assess the benefits and costs associated with integrating a micro-decoding unit inspired by CISC processors into a RISC-V core. This unit, added in a specific pipeline stage, should enable dynamic custom instruction sequences execution whose usage could be, for instance to compress binaries, obfuscate behavior, etc.

User Edit Pencil Streamline Icon: https://streamlinehq.com
Authors (5)
  1. Juliette Pottier (1 paper)
  2. Thomas Nieddu (6 papers)
  3. Bertrand Le Gal (1 paper)
  4. Sébastien Pillement (1 paper)
  5. Maria Méndez Real (3 papers)
Citations (1)