Papers
Topics
Authors
Recent
Gemini 2.5 Flash
Gemini 2.5 Flash
102 tokens/sec
GPT-4o
59 tokens/sec
Gemini 2.5 Pro Pro
43 tokens/sec
o3 Pro
6 tokens/sec
GPT-4.1 Pro
50 tokens/sec
DeepSeek R1 via Azure Pro
28 tokens/sec
2000 character limit reached

Tiered-Latency DRAM (TL-DRAM) (1601.06903v1)

Published 26 Jan 2016 in cs.AR

Abstract: This paper summarizes the idea of Tiered-Latency DRAM, which was published in HPCA 2013. The key goal of TL-DRAM is to provide low DRAM latency at low cost, a critical problem in modern memory systems. To this end, TL-DRAM introduces heterogeneity into the design of a DRAM subarray by segmenting the bitlines, thereby creating a low-latency, low-energy, low-capacity portion in the subarray (called the near segment), which is close to the sense amplifiers, and a high-latency, high-energy, high-capacity portion, which is farther away from the sense amplifiers. Thus, DRAM becomes heterogeneous with a small portion having lower latency and a large portion having higher latency. Various techniques can be employed to take advantage of the low-latency near segment and this new heterogeneous DRAM substrate, including hardware-based caching and software based caching and memory allocation of frequently used data in the near segment. Evaluations with simple such techniques show significant performance and energy-efficiency benefits.

User Edit Pencil Streamline Icon: https://streamlinehq.com
Authors (6)
  1. Donghyuk Lee (24 papers)
  2. Yoongu Kim (10 papers)
  3. Vivek Seshadri (25 papers)
  4. Jamie Liu (3 papers)
  5. Lavanya Subramanian (11 papers)
  6. Onur Mutlu (279 papers)
Citations (1)

Summary

We haven't generated a summary for this paper yet.