2000 character limit reached
Design space exploration of Ferroelectric FET based Processing-in-Memory DNN Accelerator
Published 12 Aug 2019 in cs.ET, cs.NE, and eess.SP | (1908.07942v1)
Abstract: In this letter, we quantify the impact of device limitations on the classification accuracy of an artificial neural network, where the synaptic weights are implemented in a Ferroelectric FET (FeFET) based in-memory processing architecture. We explore a design-space consisting of the resolution of the analog-to-digital converter, number of bits per FeFET cell, and the neural network depth. We show how the system architecture, training models and overparametrization can address some of the device limitations.
Paper Prompts
Sign up for free to create and run prompts on this paper using GPT-5.
Top Community Prompts
Collections
Sign up for free to add this paper to one or more collections.