2000 character limit reached
Energy efficiency optimization of task-parallel codes on asymmetric architectures (2402.06319v1)
Published 9 Feb 2024 in cs.DC
Abstract: We present a family of policies that, integrated within a runtime task scheduler (Nanox), pursue the goal of improving the energy efficiency of task-parallel executions with no intervention from the programmer. The proposed policies tackle the problem by modifying the core operating frequency via DVFS mechanisms, or by enabling/disabling the mapping of tasks to specific cores at selected execution points, depending on the internal status of the scheduler. Experimental results on an asymmetric SoC (Exynos 5422) and for a specific operation (Cholesky factorization) reveal gains up to 29% in terms of energy efficiency and considerable reductions in average power.
- Luis Costero (9 papers)
- Francisco D. Igual (19 papers)
- Katzalin Olcoz (9 papers)
- Francisco Tirado (3 papers)