Papers
Topics
Authors
Recent
Gemini 2.5 Flash
Gemini 2.5 Flash
102 tokens/sec
GPT-4o
59 tokens/sec
Gemini 2.5 Pro Pro
43 tokens/sec
o3 Pro
6 tokens/sec
GPT-4.1 Pro
50 tokens/sec
DeepSeek R1 via Azure Pro
28 tokens/sec
2000 character limit reached

Building a Reusable and Extensible Automatic Compiler Infrastructure for Reconfigurable Devices (2401.10249v1)

Published 14 Dec 2023 in cs.AR

Abstract: Multi-Level Intermediate Representation (MLIR) is gaining increasing attention in reconfigurable hardware communities due to its capability to represent various abstract levels for software compilers. This project aims to be the first to provide an end-to-end framework that leverages open-source, cross-platform compilation technology to generate MLIR from SYCL. Additionally, it aims to explore a lowering pipeline that converts MLIR to RTL using open-source hardware intermediate representation (IR) and compilers. Furthermore, it aims to couple the generated hardware module with the host CPU using vendor-specific crossbars. Our preliminary results demonstrated the feasibility of lowering customized MLIR to RTL, thus paving the way for an end-to-end compilation.

User Edit Pencil Streamline Icon: https://streamlinehq.com
Authors (6)
  1. Zhenya Zang (8 papers)
  2. Uwe Dolinsky (1 paper)
  3. Pietro Ghiglio (1 paper)
  4. Stefano Cherubin (4 papers)
  5. Mehdi Goli (6 papers)
  6. Shufan Yang (4 papers)
Citations (1)

Summary

We haven't generated a summary for this paper yet.