Papers
Topics
Authors
Recent
Assistant
AI Research Assistant
Well-researched responses based on relevant abstracts and paper content.
Custom Instructions Pro
Preferences or requirements that you'd like Emergent Mind to consider when generating responses.
Gemini 2.5 Flash
Gemini 2.5 Flash 69 tok/s
Gemini 2.5 Pro 52 tok/s Pro
GPT-5 Medium 37 tok/s Pro
GPT-5 High 28 tok/s Pro
GPT-4o 119 tok/s Pro
Kimi K2 218 tok/s Pro
GPT OSS 120B 456 tok/s Pro
Claude Sonnet 4.5 33 tok/s Pro
2000 character limit reached

Three Dimensionial Surface Modelling: A Novel Analysis Technique for Non-Destructive X-Ray Diffraction Imaging of Semiconductor Die Warpage & Strain in Fully Encapsulated Integrated Circuits (1204.1466v1)

Published 6 Apr 2012 in cond-mat.mtrl-sci

Abstract: Future complementary metal oxide semiconductor (CMOS) scaling for advanced integrated circuit (IC) technologies may well depend on "More than Moore" (MtM) approaches using heterogeneous integration of semiconductor-based devices. In order to realise this, advanced packaging technologies including System in Package (SiP), System on Chip (SoC) and 3D Integrated Circuits (3D ICs) are key enabling technologies. However, these advanced packages are plagued by reliability problems and to date there is no proven or accepted non-destructive metrology which can simultaneously probe materials properties such as strain, warpage, dislocation generation, etc. in these systems from bare silicon die through to a fully encapsulated packaged system. We report herein on the development of a novel, x-ray diffraction amd analysis technique, which can address this major metrology gap, and we demonstrate the non-destructive production of X-Y spatial maps of deformations and strain fields in Si die inside fully encapsulated integrated circuit packages. The technique, which we call 3-dimensional surface modelling (3DSM), is used to obtain high resolution (~3 {\mu}m) strain/warpage maps, and quantitative information on the nature and extent of warpage in a demonstration quad no flat lead (QFN) advanced package running from early stage silicon die bonding through to the end of the manufacturing process, i.e. a fully encapsulated and production ready chip.

Summary

We haven't generated a summary for this paper yet.

Lightbulb Streamline Icon: https://streamlinehq.com

Continue Learning

We haven't generated follow-up questions for this paper yet.

List To Do Tasks Checklist Streamline Icon: https://streamlinehq.com

Collections

Sign up for free to add this paper to one or more collections.