Papers
Topics
Authors
Recent
Gemini 2.5 Flash
Gemini 2.5 Flash
97 tokens/sec
GPT-4o
53 tokens/sec
Gemini 2.5 Pro Pro
44 tokens/sec
o3 Pro
5 tokens/sec
GPT-4.1 Pro
47 tokens/sec
DeepSeek R1 via Azure Pro
28 tokens/sec
2000 character limit reached

Logic Verification of Product-Line Variant Requirements (1402.5595v1)

Published 23 Feb 2014 in cs.SE

Abstract: Formal verification of variant requirements has gained much interest in the software product line (SPL) community. Feature diagrams are widely used to model product line variants. However, there is a lack of precisely defined formal notation for representing and verifying such models. This paper presents an approach to modeling and verifying SPL variant feature diagrams using first-order logic. It provides a precise and rigorous formal interpretation of the feature diagrams. Logical expressions can be built by modeling variants and their dependencies by using propositional connectives. These expressions can then be validated by any suitable verification tool. A case study of a Computer Aided Dispatch (CAD) system variant feature model is presented to illustrate the verification process.

User Edit Pencil Streamline Icon: https://streamlinehq.com
Authors (4)
  1. Shamim Ripon (7 papers)
  2. Sk. Jahir Hossain (2 papers)
  3. Keya Azad (1 paper)
  4. Mehidee Hassan (1 paper)
Citations (2)

Summary

We haven't generated a summary for this paper yet.