Papers
Topics
Authors
Recent
Gemini 2.5 Flash
Gemini 2.5 Flash
102 tokens/sec
GPT-4o
59 tokens/sec
Gemini 2.5 Pro Pro
43 tokens/sec
o3 Pro
6 tokens/sec
GPT-4.1 Pro
50 tokens/sec
DeepSeek R1 via Azure Pro
28 tokens/sec
2000 character limit reached

IMAC: In-memory multi-bit Multiplication andACcumulation in 6T SRAM Array (2003.12558v1)

Published 27 Mar 2020 in cs.ET, cs.DC, and cs.LG

Abstract: `In-memory computing' is being widely explored as a novel computing paradigm to mitigate the well known memory bottleneck. This emerging paradigm aims at embedding some aspects of computations inside the memory array, thereby avoiding frequent and expensive movement of data between the compute unit and the storage memory. In-memory computing with respect to Silicon memories has been widely explored on various memory bit-cells. Embedding computation inside the 6 transistor (6T) SRAM array is of special interest since it is the most widely used on-chip memory. In this paper, we present a novel in-memory multiplication followed by accumulation operation capable of performing parallel dot products within 6T SRAM without any changes to the standard bitcell. We, further, study the effect of circuit non-idealities and process variations on the accuracy of the LeNet-5 and VGG neural network architectures against the MNIST and CIFAR-10 datasets, respectively. The proposed in-memory dot-product mechanism achieves 88.8% and 99% accuracy for the CIFAR-10 and MNIST, respectively. Compared to the standard von Neumann system, the proposed system is 6.24x better in energy consumption and 9.42x better in delay.

User Edit Pencil Streamline Icon: https://streamlinehq.com
Authors (6)
  1. Mustafa Ali (6 papers)
  2. Akhilesh Jaiswal (29 papers)
  3. Sangamesh Kodge (8 papers)
  4. Amogh Agrawal (10 papers)
  5. Indranil Chakraborty (32 papers)
  6. Kaushik Roy (265 papers)
Citations (77)

Summary

We haven't generated a summary for this paper yet.