Papers
Topics
Authors
Recent
Gemini 2.5 Flash
Gemini 2.5 Flash
110 tokens/sec
GPT-4o
56 tokens/sec
Gemini 2.5 Pro Pro
44 tokens/sec
o3 Pro
6 tokens/sec
GPT-4.1 Pro
47 tokens/sec
DeepSeek R1 via Azure Pro
28 tokens/sec
2000 character limit reached

Application Specific Cache Simulation Analysis for Application Specific Instruction set Processor (1406.5000v1)

Published 19 Jun 2014 in cs.AR

Abstract: An Efficient Simulation of application specific instruction-set processors (ASIP) is a challenging onus in the area of VLSI design. This paper reconnoiters the possibility of use of ASIP simulators for ASIP Simulation. This proposed study allow as the simulation of the cache memory design with various ASIP simulators like Simple scalar and VEX. In this paper we have implemented the memory configuration according to desire application. These simulators performs the cache related results such as cache name, sets, cache associativity, cache block size, cache replacement policy according to specific application.

User Edit Pencil Streamline Icon: https://streamlinehq.com
Authors (2)
  1. Ravi Khatwal (3 papers)
  2. Manoj Kumar Jain (3 papers)
Citations (3)

Summary

We haven't generated a summary for this paper yet.