Papers
Topics
Authors
Recent
Gemini 2.5 Flash
Gemini 2.5 Flash
97 tokens/sec
GPT-4o
53 tokens/sec
Gemini 2.5 Pro Pro
43 tokens/sec
o3 Pro
4 tokens/sec
GPT-4.1 Pro
47 tokens/sec
DeepSeek R1 via Azure Pro
28 tokens/sec
2000 character limit reached

Simultaneous Reduction of Dynamic and Static Power in Scan Structures (0710.4653v1)

Published 25 Oct 2007 in cs.AR

Abstract: Power dissipation during test is a major challenge in testing integrated circuits. Dynamic power has been the dominant part of power dissipation in CMOS circuits, however, in future technologies the static portion of power dissipation will outreach the dynamic portion. This paper proposes an efficient technique to reduce both dynamic and static power dissipation in scan structures. Scan cell outputs which are not on the critical path(s) are multiplexed to fixed values during scan mode. These constant values and primary inputs are selected such that the transitions occurred on non-multiplexed scan cells are suppressed and the leakage current during scan mode is decreased. A method for finding these vectors is also proposed. Effectiveness of this technique is proved by experiments performed on ISCAS89 benchmark circuits.

User Edit Pencil Streamline Icon: https://streamlinehq.com
Authors (5)
  1. Shervin Sharifi (1 paper)
  2. Javid Jaffari (1 paper)
  3. Mohammad Hosseinabady (5 papers)
  4. Ali Afzali-Kusha (6 papers)
  5. Zainalabedin Navabi (4 papers)
Citations (39)

Summary

We haven't generated a summary for this paper yet.